2023-08-29 23:11:31 +02:00
|
|
|
#include <cpu/cpu.h>
|
2023-09-01 15:11:27 +02:00
|
|
|
|
|
|
|
#include <iostream>
|
|
|
|
#include <sstream>
|
|
|
|
#include <cstring>
|
|
|
|
#include <iomanip>
|
2023-08-27 22:19:02 +02:00
|
|
|
|
|
|
|
void Cpu_state::setAF(u16 v)
|
|
|
|
{
|
|
|
|
A = (u8)(v >> 8);
|
2023-09-01 23:43:24 +02:00
|
|
|
zero = ((v & F_ZERO) != 0);
|
|
|
|
subtract = ((v & F_SUB) != 0);
|
|
|
|
halfcarry = ((v & F_HALF) != 0);
|
|
|
|
carry = ((v & F_CARRY) != 0);
|
2023-08-27 22:19:02 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
u16 Cpu_state::getAF()
|
|
|
|
{
|
2023-09-01 23:43:24 +02:00
|
|
|
return ((u16)A << 8) | getF();
|
2023-08-27 22:19:02 +02:00
|
|
|
}
|
|
|
|
|
2023-09-01 23:19:02 +02:00
|
|
|
u8 Cpu_state::getF()
|
|
|
|
{
|
2023-09-01 23:43:24 +02:00
|
|
|
return (zero ? F_ZERO : 0) |
|
|
|
|
(subtract ? F_SUB : 0) |
|
|
|
|
(halfcarry ? F_HALF : 0) |
|
|
|
|
(carry ? F_CARRY : 0);
|
2023-09-01 23:19:02 +02:00
|
|
|
}
|
|
|
|
|
2023-09-01 15:11:27 +02:00
|
|
|
u8& Cpu_state::reg8(Cpu& cpu, u8 idx)
|
2023-08-29 16:53:20 +02:00
|
|
|
{
|
|
|
|
switch(idx)
|
|
|
|
{
|
|
|
|
case 0x0: return B; break;
|
|
|
|
case 0x1: return C; break;
|
|
|
|
case 0x2: return D; break;
|
|
|
|
case 0x3: return E; break;
|
|
|
|
case 0x4: return H; break;
|
|
|
|
case 0x5: return L; break;
|
|
|
|
case 0x7: return A; break;
|
2023-09-01 15:11:27 +02:00
|
|
|
default: throw CpuException(cpu, "Invalid 8-bit register access");
|
2023-08-29 16:53:20 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-09-01 15:11:27 +02:00
|
|
|
u16& Cpu_state::reg16(Cpu& cpu, u8 idx)
|
2023-08-29 16:53:20 +02:00
|
|
|
{
|
|
|
|
switch(idx)
|
|
|
|
{
|
|
|
|
case 0x0: return BC; break;
|
|
|
|
case 0x1: return DE; break;
|
|
|
|
case 0x2: return HL; break;
|
|
|
|
case 0x3: return SP; break;
|
2023-09-01 15:11:27 +02:00
|
|
|
default: throw CpuException(cpu, "Invalid 16-bit register access");
|
2023-08-29 16:53:20 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-08-28 21:56:33 +02:00
|
|
|
Cpu::Cpu(Mem_device* bus)
|
|
|
|
: bus(bus)
|
|
|
|
{
|
|
|
|
reset();
|
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::step()
|
|
|
|
{
|
2023-08-30 00:01:45 +02:00
|
|
|
if(state.stopped) return;
|
2023-08-29 23:46:36 +02:00
|
|
|
|
2023-08-29 13:45:17 +02:00
|
|
|
if(!handleInterrupts()) // if no isr has been called, decode an instruction
|
|
|
|
{
|
2023-08-30 00:01:45 +02:00
|
|
|
if (state.halted)
|
2023-08-29 23:30:31 +02:00
|
|
|
processed_mcycles += 4;
|
|
|
|
else
|
|
|
|
executeInstruction();
|
2023-08-29 13:45:17 +02:00
|
|
|
}
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::reset()
|
|
|
|
{
|
|
|
|
state.BC = 0;
|
|
|
|
state.DE = 0;
|
|
|
|
state.HL = 0;
|
|
|
|
state.A = 0;
|
|
|
|
state.SP = 0;
|
|
|
|
state.PC = 0;
|
|
|
|
|
|
|
|
state.zero = false;
|
|
|
|
state.subtract = false;
|
|
|
|
state.halfcarry = false;
|
|
|
|
state.carry = false;
|
|
|
|
|
|
|
|
state.IME = IME_OFF;
|
|
|
|
state.IE = 0;
|
|
|
|
state.IF = 0;
|
2023-08-29 23:30:31 +02:00
|
|
|
|
2023-08-30 00:01:45 +02:00
|
|
|
state.halted = false;
|
2023-08-30 21:47:38 +02:00
|
|
|
state.haltbug = false;
|
2023-08-30 00:01:45 +02:00
|
|
|
state.stopped = false;
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
u8 Cpu::readPC8()
|
|
|
|
{
|
|
|
|
u8 data = bus->read8(state.PC);
|
2023-08-30 21:47:38 +02:00
|
|
|
if(!state.haltbug)
|
|
|
|
state.PC++;
|
|
|
|
else
|
|
|
|
state.haltbug = false;
|
2023-08-28 21:56:33 +02:00
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
|
|
|
u16 Cpu::readPC16()
|
|
|
|
{
|
2023-08-30 21:47:38 +02:00
|
|
|
u16 data;
|
|
|
|
if(state.haltbug)
|
|
|
|
{
|
|
|
|
data = bus->read8(state.PC);
|
|
|
|
data |= data << 8; // Same byte twice
|
|
|
|
state.PC++;
|
|
|
|
state.haltbug = false;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
data = bus->read16(state.PC);
|
|
|
|
state.PC+=2;
|
|
|
|
}
|
2023-08-28 21:56:33 +02:00
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::pushStack8(u8 data)
|
|
|
|
{
|
|
|
|
state.SP--;
|
2023-08-29 12:10:10 +02:00
|
|
|
bus->write8(state.SP, data);
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
u8 Cpu::popStack8()
|
|
|
|
{
|
|
|
|
u8 data = bus->read8(state.SP);
|
|
|
|
state.SP++;
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::pushStack16(u16 data)
|
|
|
|
{
|
|
|
|
state.SP-=2;
|
2023-08-29 12:10:10 +02:00
|
|
|
bus->write16(state.SP,data);
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
u16 Cpu::popStack16()
|
|
|
|
{
|
|
|
|
u16 data = bus->read16(state.SP);
|
|
|
|
state.SP+=2;
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::doCall(u16 target)
|
|
|
|
{
|
|
|
|
pushStack16(state.PC);
|
|
|
|
state.PC = target;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Cpu::doRet()
|
|
|
|
{
|
|
|
|
state.PC = popStack16();
|
|
|
|
}
|
|
|
|
|
2023-08-29 13:45:55 +02:00
|
|
|
void Cpu::signalInterrupt(InterruptType it)
|
|
|
|
{
|
|
|
|
state.IF |= it;
|
|
|
|
}
|
|
|
|
|
2023-08-28 21:56:33 +02:00
|
|
|
bool Cpu::decodeCond(u8 cc)
|
|
|
|
{
|
|
|
|
switch(cc)
|
|
|
|
{
|
|
|
|
case COND_NZ: return !state.zero; break;
|
|
|
|
case COND_Z: return state.zero; break;
|
|
|
|
case COND_NC: return !state.carry; break;
|
|
|
|
case COND_C: return state.carry; break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2023-08-27 22:19:02 +02:00
|
|
|
void Cpu::aluop8(AluOp op, u8 lhs, u8 rhs, u8& out, bool update_carry)
|
|
|
|
{
|
|
|
|
u16 rhs16 = rhs;
|
|
|
|
u16 res16;
|
|
|
|
u8 res;
|
|
|
|
|
|
|
|
if ((op == ADC || op == SBC) && state.carry)
|
|
|
|
rhs16++;
|
|
|
|
|
|
|
|
u16 lhs_lower = lhs & 0x0F;
|
|
|
|
u16 lhs_upper = lhs & 0xF0;
|
|
|
|
u16 rhs_lower = rhs16 & 0x0F;
|
|
|
|
u16 rhs_upper = rhs16 & 0x1F0;
|
|
|
|
|
|
|
|
switch(op)
|
|
|
|
{
|
|
|
|
case ADD:
|
|
|
|
case ADC:
|
|
|
|
res16 = lhs_lower + rhs_lower;
|
|
|
|
break;
|
|
|
|
case SUB:
|
|
|
|
case SBC:
|
|
|
|
case CP:
|
|
|
|
res16 = lhs_lower - rhs_lower;
|
|
|
|
break;
|
|
|
|
case AND:
|
|
|
|
res16 = lhs_lower & rhs_lower;
|
|
|
|
break;
|
|
|
|
case OR:
|
|
|
|
res16 = lhs_lower | rhs_lower;
|
|
|
|
break;
|
|
|
|
case XOR:
|
|
|
|
res16 = lhs_lower ^ rhs_lower;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2023-09-01 23:19:31 +02:00
|
|
|
state.halfcarry = ((res16 & 0x10) != 0) || op == AND;
|
2023-08-27 22:19:02 +02:00
|
|
|
state.subtract = (op == SUB) || (op == SBC) || (op == CP);
|
|
|
|
|
|
|
|
switch(op)
|
|
|
|
{
|
|
|
|
case ADD:
|
|
|
|
case ADC:
|
|
|
|
res16 += lhs_upper + rhs_upper;
|
|
|
|
break;
|
|
|
|
case SUB:
|
|
|
|
case SBC:
|
|
|
|
case CP:
|
|
|
|
res16 += lhs_upper - rhs_upper;
|
|
|
|
break;
|
|
|
|
case AND:
|
|
|
|
res16 |= lhs_upper & rhs_upper;
|
|
|
|
break;
|
|
|
|
case OR:
|
|
|
|
res16 |= lhs_upper | rhs_upper;
|
|
|
|
break;
|
|
|
|
case XOR:
|
|
|
|
res16 |= lhs_upper ^ rhs_upper;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
res = (u8)(res16 & 0xFF);
|
|
|
|
|
|
|
|
if(update_carry)
|
2023-09-01 23:19:31 +02:00
|
|
|
state.carry = ((res16 & 0x100) != 0);
|
2023-08-27 22:19:02 +02:00
|
|
|
|
|
|
|
state.zero = (res == 0);
|
|
|
|
|
|
|
|
if (op != CP)
|
|
|
|
out = res;
|
|
|
|
}
|
2023-08-28 21:56:33 +02:00
|
|
|
|
2023-09-01 15:11:27 +02:00
|
|
|
void Cpu::add16(u16& out, u16 lhs, u16 rhs)
|
|
|
|
{
|
|
|
|
u16 res11 = (lhs & 0x0FFF) + (rhs & 0x0FFF);
|
|
|
|
state.halfcarry = (res11 & 0x1000);
|
|
|
|
u32 res32 = lhs + rhs;
|
|
|
|
state.carry = (res32 & 0x10000);
|
|
|
|
state.subtract = false;
|
2023-09-02 00:13:07 +02:00
|
|
|
out = (u16)res32;
|
2023-09-01 15:11:27 +02:00
|
|
|
}
|
|
|
|
|
2023-09-02 00:38:01 +02:00
|
|
|
void Cpu::add16_8(u16& out, u16 lhs, s8 rhs)
|
|
|
|
{
|
|
|
|
s16 rhs16 = rhs;
|
|
|
|
u16 res4 = (lhs & 0x0F) + (rhs & 0x0F);
|
|
|
|
state.halfcarry = (res4 & 0x10);
|
|
|
|
u16 res8 = (lhs & 0xFF) + (rhs & 0xFF);
|
|
|
|
state.carry = (res8 & 0x100);
|
|
|
|
state.subtract = false;
|
|
|
|
u32 res32 = lhs + rhs;
|
|
|
|
out = (u16)res32;
|
|
|
|
}
|
|
|
|
|
2023-08-29 13:45:17 +02:00
|
|
|
bool Cpu::handleInterrupts()
|
2023-08-28 21:56:33 +02:00
|
|
|
{
|
2023-08-29 23:30:31 +02:00
|
|
|
// Once there's an interrupt we exit halt mode
|
2023-08-30 21:47:38 +02:00
|
|
|
if (state.SI())
|
2023-08-30 00:01:45 +02:00
|
|
|
state.halted = false;
|
2023-08-29 23:30:31 +02:00
|
|
|
|
2023-08-28 21:56:33 +02:00
|
|
|
if (state.IME == IME_SCHEDULED)
|
|
|
|
state.IME = IME_ON;
|
2023-08-30 22:13:58 +02:00
|
|
|
else if (state.IME == IME_ON && state.SI() != 0)
|
2023-08-28 21:56:33 +02:00
|
|
|
{
|
|
|
|
u16 isr;
|
|
|
|
InterruptType it;
|
|
|
|
|
2023-08-30 22:13:58 +02:00
|
|
|
if (state.SI() & INT_VBlank) { it = INT_VBlank; isr = 0x40; }
|
|
|
|
else if (state.SI() & INT_LCDSTAT) { it = INT_LCDSTAT; isr = 0x48; }
|
|
|
|
else if (state.SI() & INT_Timer) { it = INT_Timer; isr = 0x50; }
|
|
|
|
else if (state.SI() & INT_Serial) { it = INT_Serial; isr = 0x58; }
|
|
|
|
else if (state.SI() & INT_Joypad) { it = INT_Joypad; isr = 0x60; }
|
2023-09-01 15:11:27 +02:00
|
|
|
else throw CpuException(*this, "Unable to find interrupt");
|
2023-08-28 21:56:33 +02:00
|
|
|
|
|
|
|
state.IME = IME_OFF; // Disable IME
|
|
|
|
state.IF &= ~it; // clear interrupt in IF
|
|
|
|
doCall(isr); // Call interrupt service routine
|
|
|
|
|
|
|
|
processed_mcycles += 5;
|
2023-08-29 13:45:17 +02:00
|
|
|
|
|
|
|
return true;
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
2023-08-29 13:45:17 +02:00
|
|
|
|
|
|
|
return false;
|
2023-08-28 21:56:33 +02:00
|
|
|
}
|
2023-09-01 15:11:27 +02:00
|
|
|
|
|
|
|
CpuException::CpuException(Cpu& cpu, const char* msg)
|
|
|
|
: EmulatorException(msg), state(cpu.state), instaddr(cpu.last_instr_addr)
|
|
|
|
{
|
|
|
|
for(u16 offset; offset < 4; offset++)
|
|
|
|
instmem[offset] = cpu.bus->read8(cpu.last_instr_addr + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
const char* CpuException::what() const noexcept
|
|
|
|
{
|
|
|
|
std::stringstream s;
|
|
|
|
|
|
|
|
#define FORMAT16(x) std::uppercase << std::hex << std::setfill('0') << std::setw(4) << x
|
|
|
|
#define FORMAT8(x) std::uppercase << std::hex << std::setfill('0') << std::setw(2) << ((unsigned)(x))
|
|
|
|
|
|
|
|
s << "CpuException: " << std::runtime_error::what() << std::endl
|
|
|
|
<< "Last Instruction @" << FORMAT16(instaddr) << " : "
|
|
|
|
<< FORMAT8(instmem[0]) << " "
|
|
|
|
<< FORMAT8(instmem[1]) << " "
|
|
|
|
<< FORMAT8(instmem[2]) << " "
|
|
|
|
<< FORMAT8(instmem[3]) << std::endl
|
|
|
|
<< "Registers:" << std::endl
|
|
|
|
<< " A=" << FORMAT8(state.A) << " Z=" << state.zero << " N=" << state.subtract << " H=" << state.halfcarry << " C=" << state.carry
|
|
|
|
<< " IME=" << state.IME << " IE=" << FORMAT8(state.IE) << " IF=" << FORMAT8(state.IF) << std::endl
|
|
|
|
<< " BC=" << FORMAT16(state.BC) << " DE=" << FORMAT16(state.DE) << " HL=" << FORMAT16(state.HL) << " SP=" << FORMAT16(state.SP) << std::endl
|
|
|
|
<< " PC=" << FORMAT16(state.PC)
|
|
|
|
<< " HALT=" << state.halted << " HALTBUG=" << state.haltbug << " STOP=" << state.stopped;
|
|
|
|
|
|
|
|
const std::string str = s.str();
|
|
|
|
char* buf = new char[str.length()];
|
|
|
|
std::strcpy(buf, str.c_str());
|
|
|
|
return buf;
|
|
|
|
}
|